

# UH7843

## **TOUCH SCREEN CONTROLLER**

## **Preliminary Data Sheet**

Version 1.01

September 2006

This data sheet is subject to change without notice.

## FEATURES

- Serial Interface
- 4-wire touch screen interface
- Embedded touch screen drivers
- 2.2V to 5.0V supply voltage
- 12-bit analog to digital converter
- Programmable 8- or 12-bit resolution
- Up to 125KHz conversion rate
- 2 auxiliary analog inputs
- Full power-down control
- 16-pin SSOP or QFN package

## **APPLICATIONS**

- Touch screens
- Personal digital assistants (PDA)
- Smart phones
- Point-to-sales terminals
- High speed data acquisition
- Portable instruments
- Low power instruments

## **Ordering Information**

| PART      | PACKAGE          | LEAD-FREE |
|-----------|------------------|-----------|
| UH7843    | SSOP-16          | No        |
| UH7843-LF | SSOP-16 / QFN-16 | Yes       |

## DESCRIPTION

UH7843 touch screen controller IC is a 12-bit SAR analog-to-digital (ADC) converter with SPI serial interface and low on-resistance drivers for 4-wire resistive touch screens.

UH7843 is a highly integrated controller for portable applications with 4-wire resistive touch screen such as PDA, portable instruments, cellular phone, etc. UH7843 contains all the analog and digital circuitry necessary to complete a pen request.

UH7843 consumes only 648uW at a 125KHz sample rate and a 2.7V supply and consumes only 2.7uW at shutdown mode. UH7843 is guaranteed to operate with power supply 2.2V~5.0V. UH7843 is provided in a small 16-lead SSOP or QFN package.

## **Pin Configuration**



## Absolute Maximum Rating

| VDD to GND0.3V to +6V                                                |
|----------------------------------------------------------------------|
| Analog Input to GND0.3V to VDD+0.3V                                  |
| Digital Input to GND0.3V to VDD+0.3V                                 |
| Operating Temperature Range $\dots -40^{\circ}$ C to $+85^{\circ}$ C |
| Maximum Junction Temperature+150°C                                   |
| Storage Temperature Range60°C to 150°C                               |
| Lead Temperature (Solding 10s)+300°C                                 |

**CAUTION**: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### **Electro-Static Discharge Sensitivity**

This integrated circuit can be damaged by ESD. It is recommended that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure.

## **Pin Description**

| QFN<br>PIN | SSOP<br>PIN | Name       | Description                                                                    |
|------------|-------------|------------|--------------------------------------------------------------------------------|
| 5          | 1           | VDD        | Power supply, 2.2V to 5.0V.                                                    |
| 6          | 2           | <b>X</b> + | X+ input or ADC input channel 1.                                               |
| 7          | 3           | Y+         | Y+ input or ADC input channel 2.                                               |
| 8          | 4           | Х-         | X- input.                                                                      |
| 9          | 5           | Y-         | Y- input.                                                                      |
| 10         | 6           | GND        | Ground.                                                                        |
| 11         | 7           | IN3        | Auxiliary input1 or ADC input channel 3.                                       |
| 12         | 8           | IN4        | Auxiliary input 2 or ADC input channel 4.                                      |
| 13         | 9           | VREF       | Reference voltage input.                                                       |
| 14         | 10          | VDD        | Power supply, 2.2V to 5.0V.                                                    |
| 15         | 11          | /PENIRQ    | Pen interrupt. Requires $10K\Omega$ to $100K\Omega$ external pull-up resistor. |
| 16         | 12          | DOUT       | Serial data output. This output pin is high impedance when <b>/CS</b> is high. |
| 1          | 13          | BUSY       | Busy output. This output pin is high impedance when <b>/CS</b> is high.        |
| 2          | 14          | DIN        | Serial data input.                                                             |
| 3          | 15          | /CS        | Chip select input. This input is active low.                                   |
| 4          | 16          | DCLK       | External clock input.                                                          |

### **Block Diagram**



## **Electrical Specifications**

(TA=-40°C to 85°C, VDD=+2.7V, VREF=+2.7V, fsample=125KHz, fcLK=24\*fsample, 12-bit mode, Digital inputs=GND or VDD. Typical values are at TA=+25°C, unless otherwise noted.)

| PARAMETER                   | TEST CONDITIONS                 | MIN       | TYP  | MAX       | UNIT |
|-----------------------------|---------------------------------|-----------|------|-----------|------|
| Power Supply Requirements   |                                 |           |      |           |      |
| VDD                         | Specified Performance           | 2.7       |      | 3.6       | V    |
|                             | Operating Range                 | 2.2       |      | 5.0       | V    |
| Nominal Supply Current      |                                 |           | 240  |           | μA   |
|                             | Shut Down Mode                  |           |      | 1         | μA   |
| Power Dissipation           |                                 |           | 648  |           | μW   |
|                             | Shut Down Mode                  |           |      | 2.7       | μW   |
| System Performance          |                                 |           |      |           |      |
| Resolution                  |                                 |           | 12   |           | Bit  |
| INL                         |                                 |           | +/-2 |           | LSB  |
| DNL                         |                                 |           | +/-1 |           | LSB  |
| Gain Error                  |                                 |           | +/-4 |           | LSB  |
| Offset Error                |                                 |           | +/-6 |           | LSB  |
| Digital Input/Output        |                                 |           |      |           |      |
| Logic Family                | CMOS                            |           |      |           |      |
| Vон                         |                                 | VDD * 0.8 |      |           | V    |
| Vol                         |                                 |           |      | 0.4       | V    |
| VIH                         |                                 | VDD * 0.7 |      | VDD + 0.3 | V    |
| VIL                         |                                 | -0.3      |      | 0.8       | V    |
| /PENIRQ                     | $100 \mathrm{K} \Omega$ Pull-Up |           |      |           |      |
| Vol                         | 1                               |           | 0.6  |           | V    |
| Analog Input                |                                 |           |      |           |      |
| Input Span                  |                                 | 0         |      | VREF      | V    |
| Input Range                 |                                 | -0.2      |      | VDD+0.2   | V    |
| Capacitance                 |                                 |           | 25   |           | pF   |
| Reference Input             |                                 |           |      |           |      |
| Range                       |                                 | 1         |      | VDD       | V    |
| Input Current               | Specified Performance           |           | 15   |           | μA   |
| X / Y Switches              | · ·                             |           |      |           |      |
| X+, Y+                      | Switch On-Resistance            |           | 5    |           | Ω    |
| X-, Y-                      | Switch On-Resistance            |           | 5    |           | Ω    |
| Temperature Range           |                                 |           |      |           |      |
| Operating Temperature Range | Specified Performance           | -40       |      | +85       | °C   |

## **Timing Specifications**

(Ta=-40°C to 85°C, VDD≥+2.7V, CLOAD=50pF. Typical values are at Ta=+25°C, unless otherwise noted.)

| SYMBOL | DESCRIPTION                         | MIN | ТҮР | MAX | UNIT |
|--------|-------------------------------------|-----|-----|-----|------|
| TACQ   | ADC acquisition time                | 500 |     |     | ns   |
| TCON   | ADC conversion time                 | 6.5 |     |     | μs   |
| TCSF   | /CS falling to first DCLK rising    | 100 |     |     | ns   |
| Tcsr   | /CS rising to DCLK ignored          | 0   |     |     | ns   |
| Tdof   | /CS falling to DOUT enable          |     |     | 200 | ns   |
| Tdor   | /CS rising to DOUT disable          |     |     | 200 | ns   |
| TBSF   | /CS falling to BUSY enable          |     |     | 200 | ns   |
| TBSR   | /CS rising to BUSY disable          |     |     | 200 | ns   |
| Тскн   | DCLK high period                    | 200 |     |     | ns   |
| Tckl   | DCLK low period                     | 200 |     |     | ns   |
| Tdis   | DIN valid before DCLK rising        | 100 |     |     | ns   |
| Tdih   | DIN hold time after DCLK going high | 15  |     |     | ns   |
| Tdo    | DCLK falling to DOUT valid          |     |     | 200 | ns   |
| Тво    | DCLK falling to BUSY rising         |     |     | 200 | ns   |

## **Timing Diagram**



## FUNCTIONAL DESCRIPTION

#### **Overview**

UH7843 is a 12-bit switched-capacitor Analog-to-Digital converter. The converter is fabricated with a 0.6um CMOS process and packaged in the small 16-pin SSOP or QFN package.

The typical operation of UH7843 is shown in Figure 8. UH7843 operates in a single power supply ranging from +2.2V to 5.0V. It requires an external reference voltage and an external clock. The reference voltage directly sets the input range of the converter.

UH7843 contains four channel inputs, a serial interface and low on-resistance switches for touch screen (see Block Diagram). The input to the converter is selected via the four-channel multiplexer as shown in Figure 5.

#### Serial Interface

The typical operation of UH7843's serial interface (/CS, DCLK, DIN and DOUT) is shown in Figure 2.

UH7843 communicates with microprocessors or digital signal processors via a synchronous serial interface. One complete conversion can be accomplished with three serial communications for a total 24 clock cycles of DCLK.

#### **Operation of 24-clocks**

The operation is initiated by a falling signal on Chip Select (/CS) input. After /CS falls, UH7843 looks for a start bit on DIN input. The first eight clock cycles are used to provide the control byte. At the end of the operation, /CS pin should be brought high. Bring /CS high after the conversion also minimizes supply current if DCLK is left running.

| Bit 7                                     | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------------------------------------------|-------|-------|-------|-------|-------|-------|-------|
| Start                                     | A2    | A1    | A0    | Mode1 | Mode0 | PD1   | PD0   |
| Table I. Control Rite in the Control Ryte |       |       |       |       |       |       |       |

| Table I. Control | Bits in the | e Control Byte |
|------------------|-------------|----------------|
|------------------|-------------|----------------|

| BIT   | NAME     | DESCRIPTION                                      |
|-------|----------|--------------------------------------------------|
| 7     | Start    | Start Bit.                                       |
| 6,5,4 | A2,A1,A0 | Input Channel Select Bits.                       |
| 3,2   |          | 12-bit / 8-bit Conversion<br>Configuration Bits. |
| 1,0   | PD1,PD0  | Power Down Control Bits.                         |

Table II. Descriptions of Control Bits



Figure 2. Serial Interface of UH7843

#### **Control Byte**

Table I and Table II is detailed information of the control byte (on DIN). The control byte provides the start operation, addressing, resolution and power-down information of UH7843.

#### Start Bit - initiate Start

The control byte starts with the first high bit on DIN. The first bit must always be high (1) to initiate the start of the conversion. UH7843 will ignore any inputs on DIN until the start bit is detected.

#### Addressing Bits - Input Channel Selection

The next three bits on the control byte (A2,A1,A0) select the active input channel of the input multiplexer (see table III and Figure 5) and the touch screen drivers (X / Y switch).

#### Mode Bits - Resolution and Reference

#### Configuration

The Mode Bits (MODE1, MODE0) set the resolution and the reference input of the analog-to-digital (ADC) converter. With Mode1 bit low (0), the following conversion will have 12-bit resolution. With Mode1 bit high (1), the following conversion will have 8-bit resolution. MODE0 bit sets the reference input of the ADC (see Reference Input section and Figure 5). Table IV shows detailed information of the Mode Bits.

#### Power-Down Bits - Power Down Control

The last two bits (PD1, PD0) control the power-down mode and pen interrupt request of UH7843. If both bits are high (1), the device is always powered up. If both bits are low (0), the device enters a power-down mode between conversions and the pen interrupt will be enabled. See Table V for more information.

#### **Operation of 16-clocks**

The typical operation of UH7843 is 24-clocks (three control bytes) per conversion. However, the control bits for the next conversion can be overlapped with current conversion for a faster conversion. Figure 3 shows the timing of 16-clocks conversion.

#### **Operation of 15-clocks**

The fastest operation (15 clocks per conversion) of UH7843 is shown in Figure 4. This operation will NOT work with the serial interface of most microcontrollers and digital signal processors, as they are not capable of providing 15 clocks cycles per serial transfer.

| A2 | A1 | A0 | Input Channel | X Switch | Y Switch |
|----|----|----|---------------|----------|----------|
| 0  | 0  | 1  | X+            | OFF      | ON       |
| 1  | 0  | 1  | Y+            | ON       | OFF      |
| 0  | 1  | 0  | IN3           | OFF      | OFF      |
| 1  | 1  | 0  | IN4           | OFF      | OFF      |

Table III. Input Channel Configuration

| MODE1 | MODE0 | Resolution | ADC Reference |
|-------|-------|------------|---------------|
| 0     | 1     | 12 bits    | VREF          |
| 0     | 0     | 12 bits    | VDD* / VREF** |
| 1     | 1     | 8 bits     | VREF          |
| 1     | 0     | 8 bits     | VDD* / VREF** |

**Table IV. Resolution & Reference Configuration** \* When measuring X+ (A2A1A0=001) or Y+ (A2A1A0=101) \*\* When measuring IN3 (A2A1A0=010) or IN4 (A2A1A0=110)

|     |     | g       |                                                                             |
|-----|-----|---------|-----------------------------------------------------------------------------|
| PD1 | PD0 | /PENIRQ | Description                                                                 |
| 0   | 0   | Enable  | Power-down between<br>conversions. Y-switch is<br>on, /PENIRQ is enabled.   |
| 0   | 1   | Disable | Power-down between<br>conversions. Y-switch is<br>off, /PENIRQ is disabled. |
| 1   | 0   | Disable | No used.                                                                    |
| 1   | 1   | Disable | No power-down between conversions. The ADC is                               |

Table V. Power-Down Selection

always powered up.



| /cs           | ]     |
|---------------|-------|
| DCLK-         |       |
| X/Y<br>SWITCH | ON ON |
| DIN —         |       |
| BUSY-         | ·     |
| DOUT—         |       |

Figure 3. Timing of 16-clocks Conversions

| /cs           | ]     |
|---------------|-------|
| DCLK-         |       |
| X/Y<br>SWITCH | ON ON |
| DIN —         |       |
| BUSY—         | ·     |
| DOUT—         |       |

Figure 4. Timing of 15-clocks Conversions





Figure 5. Diagram of Input Channel and Reference Input

#### ANALOG INPUT MEASUREMENT

UH7843 contains four channel inputs. X+ and Y+ inputs are for touch screen measurement. Two auxiliary inputs are IN3 and IN4. The input to the A/D converter is selected via the four-channel multiplexer. (See Block Diagram section and Figure 5.)

#### **Input Channel**

Table III shows the input channel configuration of UH7843. The control bits are set via DIN pin. (See Control Byte section.) The selected channel is for A/D converter input. Please refer to Figure 5 for detailed input channel multiplexer. For measuring X+ and Y+, Y switches and X switches are turned on respectively.

#### **Reference Input**

UH7843 requires a reference input voltage source. The voltage difference between +REF and -REF (shown in Figure 5), in the range of 1V to +VDD, sets the analog-to-digital converter (ADC) input range. The full-scale analog input range of UH7843 is thus from 0V to VREF.

Typically the reference input is from external precise voltage source VREF (MODE0=1, see Table IV) for touch screen and auxiliary inputs measurement. Figure 6 shows the configuration for a Y coordinate measurement with MODE0=1. When utilizing the screen measurement, VREF must be equal to VDD as input range is from 0V to VDD. If the reference input is from the power supply directly, as shown in Figure 8 for example, special care must be taken to avoid noise from power supply.

When making touch screen measurements only, the reference input can be set from VDD directly (MODE0=0) and discard VREF input. Figure 7 shows the configuration for a Y coordinate measurement with MODE0=0.



Figure 6. Touch Panel Measurement with MODE0=1



Figure 7. Touch Panel Measurement with MODE0=0





Figure 8. Typical operation of UH7843

#### **Resistive Touch Screen (4-Wire)**

The 4-wire resistive touch screen consists of 2 resistive plates that are separated by a small gap. Each of the screen has a resistance in the range from 200 to 2000 ohms.

The Screen works by applying a voltage across the X plate or Y plate resistive networks. If a voltage is applied, for example, between X+ and X-, then a voltage divider is formed on the X plate. When the Y plate is touched to the X plate, a voltage will be developed on the Y plate. By accurately measuring this voltage, the touch position on the screen can be determined. The connection of UH7843 to the touch screen should be as short as possible.



Figure 9. 4-wire Resistive Touch Panel

#### Pen Interrupt Request

The pen interrupt function is shown in Figure 10. Normally the /PENIRQ is HIGH by connecting a pull-up resistor (typically 100K  $\Omega$ ) to VDD. If /PENIRQ has been enabled (See Table V), Y- driver is ON and connected to GND and /PENIRQ diode is connected to X+ input. When the touch screen connected to UH7843 is touched, the X+ input in pulled to ground through the touch screen and /PENIRQ will go low to initiate an interrupt to the microprocessor.



Figure 10. Block Diagram of Pen Interrupt Circuit



## PACKAGE DIMENSION (SSOP-16)









| SYMBOLS    | DIMENSION (MM) |       |      | DIMENSION (MIL) |     |     |  |
|------------|----------------|-------|------|-----------------|-----|-----|--|
| STWIDULS   | MIN            | NOM   | MAX  | MIN             | NOM | MAX |  |
| Α          | 1.35           | 1.60  | 1.75 | 53              | 63  | 68  |  |
| <b>A</b> 1 | 0.10           | 0.15  | 0.25 | 4               | 6   | 10  |  |
| A2         | -              | -     | 1.50 |                 |     | 59  |  |
| b          | 0.20           | 0.254 | 0.30 | 8               | 10  | 12  |  |
| С          | 0.18           | 0.203 | 0.25 | 7               | 8   | 10  |  |
| D          | 4.80           | 4.90  | 5.00 | 189             | 193 | 197 |  |
| E          | 3.80           | 3.90  | 4.00 | 150             | 154 | 157 |  |
| Н          | 5.80           | 6.00  | 6.80 | 228             | 236 | 244 |  |
| е          | 0.6358 BSC     |       |      | 25 BSC          |     |     |  |
| L          | 0.40           | 0.635 | 1.27 | 16              | 25  | 50  |  |
| h          | 0.25           | 0.42  | 0.50 | 10              | 17  | 20  |  |
| θ          | 0°             | -     | 8°   | 0°              | -   | 8°  |  |



## PACKAGE DIMENSION (QFN-16)



| SYMBOLS    | DIMENSION (MM) |          |       | DIMENSION (MIL) |       |     |
|------------|----------------|----------|-------|-----------------|-------|-----|
| STIVIDULS  | MIN            | NOM      | MAX   | MIN             | NOM   | MAX |
| Α          | 0.8            | 0.9      | 1.0   | 32              | 36    | 40  |
| <b>A</b> 1 | 0              | 0.010    | 0.030 | 0               | 4     | 12  |
| A2         |                | 0.20REF. |       |                 | 8REF. |     |
| b          | 0.25           | 0.30     | 0.35  | 10              | 12    | 14  |
| D          | -              | 4.00BSC  | -     | -               | 157   | -   |
| D1         | -              | 2.60BSC  | -     | -               | 102   | -   |
| E          | -              | 4.00BSC  | -     | -               | 157   | -   |
| E1         | -              | 2.60BSC  | -     | -               | 202   | -   |
| е          | -              | 0.65BSC  | -     | -               | 25    | -   |
| L          | 0.35           | 0.40     | 0.45  | 14              | 16    | 18  |
| θ          | -12°           | -        | 0°    | -12°            | -     | 0°  |