



# Low-Voltage I/O TOUCH SCREEN CONTROLLER

# **FEATURES**

- SAME PINOUT AS ADS7846
- 2.2V TO 5.25V OPERATION
- 1.5V TO 5.25V DIGITAL I/O
- INTERNAL 2.5V REFERENCE
- DIRECT BATTERY MEASUREMENT (0V TO 6V)
- ON-CHIP TEMPERATURE MEASUREMENT
- TOUCH-PRESSURE MEASUREMENT
- QSPI<sup>™</sup> AND SPI<sup>™</sup> 3-WIRE INTERFACE
- AUTO POWER-DOWN
- AVAILABLE IN TSSOP-16, QFN-16, AND VFBGA-48 PACKAGES

# APPLICATIONS

- PERSONAL DIGITAL ASSISTANTS
- PORTABLE INSTRUMENTS
- POINT-OF-SALE TERMINALS
- PAGERS
- TOUCH SCREEN MONITORS
- CELLULAR PHONES

US Patent No. 6246394 QSPI and SPI are registered trademarks of Motorola.

# DESCRIPTION

The TSC2046 is a next-generation version to the ADS7846 4-wire touch screen controller which supports a low-voltage I/O interface from 1.5V to 5.25V. The TSC2046 is 100% pin-compatible with the existing ADS7846, and will drop into the same socket. This allows for easy upgrade of current applications to the new version. The TSC2046 also has an on-chip 2.5V reference that can be used for the auxiliary input, battery monitor, and temperature measurement modes. The reference can also be powered down when not used to conserve power. The internal reference operates down to 2.7V supply voltage, while monitoring the battery voltage from 0V to 6V.

The low power consumption of < 0.75mW typ at 2.7V (reference off), high-speed (up to 125kHz sample rate), and on-chip drivers make the TSC2046 an ideal choice for battery-operated systems such as personal digital assistants (PDAs) with resistive touch screens, pagers, cellular phones, and other portable equipment. The TSC2046 is available in TSSOP-16, QFN-16, and VFBGA-48 packages and is specified over the  $-40^{\circ}$ C to +85°C temperature range.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| +V <sub>CC</sub> and IOVDD to GND0.3V to +6V |
|----------------------------------------------|
| Analog Inputs to GND                         |
| Digital Inputs to GND                        |
| Power Dissipation 250mW                      |
| Maximum Junction Temperature                 |
| Operating Temperature Range40°C to +85°C     |
| Storage Temperature Range65°C to +150°C      |
| Lead Temperature (soldering, 10s)+300°C      |
|                                              |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

### PACKAGE/ORDERING INFORMATION<sup>(1)</sup>

### **ELECTROSTATIC DISCHARGE SENSITIVITY**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| PRODUCT                      | NOMINAL<br>PENIRQ<br>PULLUP<br>RESISTOR<br>VALUES | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>ERROR<br>(LSB) | PACKAGE-<br>LEAD   | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER  | TRANSPORT<br>MEDIA, QUANTITY |
|------------------------------|---------------------------------------------------|----------------------------------------------------|--------------------|-----------------------|-----------------------------------|--------------------|---------------------|------------------------------|
|                              |                                                   |                                                    | TSSOP-16           | PW                    | -40°C to +85°C                    | TSC2046I           | TSC2046IPW          | Rails, 100                   |
|                              |                                                   |                                                    |                    |                       |                                   | 13020401           | TSC2046IPWR         | Tape and Reel, 2500          |
|                              |                                                   |                                                    | 4x4, 1mm<br>QFN-16 | RGV                   | –40°C to +85°C                    | TSC2046            | TSC2046IRGVT        | Tape and Reel, 250           |
|                              |                                                   |                                                    |                    |                       |                                   |                    | TSC2046IRGVR        | Tape and Reel, 2500          |
| TSC2046I                     | 50kΩ                                              | ±2                                                 |                    |                       |                                   |                    | TSC2046IRGVRG4      | Tape and Reel, 2500          |
|                              |                                                   |                                                    |                    | GQC                   | -40°C to +85°C                    | AZ2046             | TSC2046IGQCR        | Tape and Reel, 2500          |
|                              |                                                   |                                                    | 4x4<br>VFBGA-48    | 700                   |                                   | 5000/0             | TSC2046IZQCT        | Tape and Reel, 250           |
|                              |                                                   |                                                    | 1 00/( 40          | ZQC                   | –40°C to +85°C                    | BC2046             | TSC2046IZQCR        | Tape and Reel, 2500          |
| <b>TO ODD (0)</b> (2)        |                                                   |                                                    | 4x4                | GQC                   | -40°C to +85°C                    | AZ2046A            | TSC2046IGQCR-90     | Tape and Reel, 2500          |
| TSC2046I <sup>(2)</sup> 90kΩ | ±2                                                | VFBGA-48                                           | ZQC                | -40°C to +85°C        | BC2046A                           | TSC2046IZQCR-90    | Tape and Reel, 2500 |                              |

(1) For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet, or see the TI web site at www.ti.com.

(2) High-impedance version.

**ELECTRICAL CHARACTERISTICS:**  $V_S = +2.7V$  to +5.5VAt  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ ,  $+V_{CC} = +2.7V$ ,  $V_{REF} = 2.5V$  internal voltage,  $f_{SAMPLE} = 125$ kHz,  $f_{CLK} = 16 \cdot f_{SAMPLE} = 2$ MHz, 12-bit mode, digital inputs = GND or IOVDD, and  $+V_{CC}$  must be  $\geq$  IOVDD, unless otherwise noted.

| PARAMETER                    | CONDITION                                           | MIN  | TYP  | MAX                    | UNITS      |
|------------------------------|-----------------------------------------------------|------|------|------------------------|------------|
| ANALOG INPUT                 |                                                     |      |      |                        |            |
| Full-Scale Input Span        | Positive Input–Negative Input                       | 0    |      | VREF                   | V          |
| Absolute Input Range         | Positive Input                                      | -0.2 |      | +V <sub>CC</sub> + 0.2 | V          |
|                              | Negative Input                                      | -0.2 |      | +0.2                   | V          |
| Capacitance                  |                                                     |      | 25   |                        | pF         |
| Leakage Current              |                                                     |      | 0.1  |                        | μΑ         |
| SYSTEM PERFORMANCE           |                                                     |      |      |                        |            |
| Resolution                   |                                                     |      | 12   |                        | Bits       |
| No Missing Codes             |                                                     | 11   |      |                        | Bits       |
| Integral Linearity Error     |                                                     |      |      | ±2                     | LSB(1)     |
| Offset Error                 |                                                     |      |      | ±6                     | LSB        |
| Gain Error                   | External V <sub>REF</sub>                           |      |      | ±4                     | LSB        |
| Noise                        | Including Internal VREF                             |      | 70   |                        | μVrms      |
| Power-Supply Rejection       |                                                     |      | 70   |                        | dB         |
| SAMPLING DYNAMICS            |                                                     |      |      |                        |            |
| Conversion Time              |                                                     |      |      | 12                     | CLK Cycles |
| Acquisition Time             |                                                     | 3    |      |                        | CLK Cycles |
| Throughput Rate              |                                                     |      |      | 125                    | kHz        |
| Multiplexer Settling Time    |                                                     |      | 500  |                        | ns         |
| Aperture Delay               |                                                     |      | 30   |                        | ns         |
| Aperture Jitter              |                                                     |      | 100  |                        | ps         |
| Channel-to-Channel Isolation | $V_{IN} = 2.5V_{PP}$ at 50kHz                       |      | 100  |                        | dB         |
| SWITCH DRIVERS               |                                                     |      |      |                        |            |
| On-Resistance                |                                                     |      |      |                        |            |
| Y+, X+                       |                                                     |      | 5    |                        | Ω          |
| Y-, X-                       |                                                     |      | 6    |                        | Ω          |
| Drive Current <sup>(2)</sup> | Duration 100ms                                      |      |      | 50                     | mA         |
| REFERENCE OUTPUT             |                                                     |      |      |                        |            |
| Internal Reference Voltage   |                                                     | 2.45 | 2.50 | 2.55                   | V          |
| Internal Reference Drift     |                                                     |      | 15   |                        | ppm/°C     |
| Quiescent Current            |                                                     |      | 500  |                        | μΑ         |
| REFERENCE INPUT              |                                                     |      |      |                        |            |
| Range                        |                                                     | 1.0  |      | +VCC                   | V          |
| Input Impedance              | $SER/\overline{DFR} = 0, PD1 = 0$                   |      | 1    |                        | GΩ         |
|                              | Internal Reference Off                              |      |      |                        |            |
|                              | Internal Reference On                               |      | 250  |                        | Ω          |
| BATTERY MONITOR              |                                                     |      |      |                        |            |
| Input Voltage Range          |                                                     | 0.5  |      | 6.0                    | V          |
| Input Impedance              |                                                     | 1    |      |                        |            |
| Sampling Battery             |                                                     | 1    | 10   |                        | kΩ         |
| Battery Monitor Off          |                                                     |      | 1    |                        | GΩ         |
| Accuracy                     | $V_{BAT}$ = 0.5V to 5.5V, External $V_{REF}$ = 2.5V | -2   |      | +2                     | %          |
|                              | $V_{BAT}$ = 0.5V to 5.5V, Internal Reference        | -3   |      | +3                     | %          |
| TEMPERATURE MEASUREMENT      |                                                     |      |      |                        |            |
| Temperature Range            |                                                     | -40  |      | +85                    | °C         |
| Resolution                   | Differential Method <sup>(3)</sup>                  | 1    | 1.6  |                        | °C         |
|                              | TEMP0 <sup>(4)</sup>                                | 1    | 0.3  |                        | °C         |
| Accuracy                     | Differential Method <sup>(3)</sup>                  |      | ±2   |                        | °C         |
|                              | TEMP0 <sup>(4)</sup>                                | 1    | ±3   |                        | °C         |
|                              | *                                                   |      |      | +                      |            |

(1) LSB means *Least Significant Bit.* With V<sub>REF</sub> = +2.5V, one LSB is 610μV.
 (2) Assured by design, but not tested. Exceeding 50mA source current may result in device degradation.
 (3) Difference between TEMP0 and TEMP1 measurement, no calibration necessary.

(4) Temperature drift is -2.1mV/°C.

(5) TSC2046 operates down to 2.2V.

(6) IOVDD must be  $\leq$  (+V<sub>CC</sub>). (7) Combined supply current from +V<sub>CC</sub> and IOVDD. Typical values obtained from conversions on AUX input with PD0 = 0.



**ELECTRICAL CHARACTERISTICS:**  $V_S = +2.7V$  to +5.5V (continued) At  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ ,  $+V_{CC} = +2.7V$ ,  $V_{REF} = 2.5V$  internal voltage,  $f_{SAMPLE} = 125$ kHz,  $f_{CLK} = 16 \cdot f_{SAMPLE} = 2$ MHz, 12-bit mode, digital inputs = GND or IOVDD, and  $+V_{CC}$  must be  $\geq$  IOVDD, unless otherwise noted.

|                                  |                                      |             | TSC2046  |             |       |  |  |
|----------------------------------|--------------------------------------|-------------|----------|-------------|-------|--|--|
| PARAMETER                        | CONDITION                            | MIN         | TYP      | MAX         | UNITS |  |  |
| DIGITAL INPUT/OUTPUT             |                                      |             |          |             |       |  |  |
| Logic Family                     |                                      |             | CMOS     |             |       |  |  |
| Capacitance                      | All Digital Control Input Pins       |             | 5        | 15          | pF    |  |  |
| VIH                              | I <sub>IH</sub>   ≤ +5µA             | IOVDD • 0.7 |          | IOVDD + 0.3 | V     |  |  |
| VIL                              | I <sub>IL</sub>   ≤ +5μA             | -0.3        |          | 0.3 • IOVDD | V     |  |  |
| VOH                              | I <sub>OH</sub> = -250μA             | IOVDD • 0.8 |          |             | V     |  |  |
| V <sub>OL</sub>                  | $I_{OL} = 250 \mu A$                 |             |          | 0.4         | V     |  |  |
| Data Format                      |                                      |             | Straight |             |       |  |  |
| Data Format                      |                                      |             | Binary   |             |       |  |  |
| POWER-SUPPLY REQUIREMENTS        |                                      |             |          |             |       |  |  |
| +V <sub>CC</sub> <sup>(5)</sup>  | Specified Performance                | 2.7         |          | 3.6         | V     |  |  |
|                                  | Operating Range                      | 2.2         |          | 5.25        | V     |  |  |
| IOVDD(6)                         |                                      | 1.5         |          | +VCC        | V     |  |  |
| Quiescent Current <sup>(7)</sup> | Internal Reference Off               |             | 280      | 650         | μΑ    |  |  |
|                                  | Internal Reference On                |             | 780      |             | μΑ    |  |  |
|                                  | f <sub>SAMPLE</sub> = 12.5kHz        |             | 220      |             | μΑ    |  |  |
|                                  | Power-Down Mode with                 |             |          | 3           | μΑ    |  |  |
|                                  | $\overline{CS} = DCLK = DIN = IOVDD$ |             |          |             |       |  |  |
| Power Dissipation                | +V <sub>CC</sub> = +2.7V             |             |          | 1.8         | mW    |  |  |
| TEMPERATURE RANGE                |                                      |             |          |             |       |  |  |
| Specified Performance            |                                      | -40         |          | +85         | °C    |  |  |

Specified Perfor

(1) LSB means *Least Significant Bit.* With  $V_{REF} = +2.5V$ , one LSB is  $610\mu V$ . (2) Assured by design, but not tested. Exceeding 50mA source current may result in device degradation.

(3) Difference between TEMP0 and TEMP1 measurement, no calibration necessary.

(4) Temperature drift is -2.1mV/°C.

(5) TSC2046 operates down to 2.2V.

(6) IOVDD must be  $\leq$  (+V<sub>CC</sub>).

(7) Combined supply current from +V<sub>CC</sub> and IOVDD. Typical values obtained from conversions on AUX input with PD0 = 0.

# TSC2046

### TEXAS INSTRUMENTS www.ti.com

#### SBAS265G - OCTOBER 2002 - REVISED JANUARY 2008

### **PIN CONFIGURATION**



pad separate from the digital ground, if possible.

### **PIN DESCRIPTION**

| TSSOP PIN # | VFBGA PIN # | QFN PIN # | NAME   | DESCRIPTION                                                                                                                                               |  |
|-------------|-------------|-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1           | B1 and C1   | 5         | +VCC   | Power Supply                                                                                                                                              |  |
| 2           | D1          | 6         | X+     | X+ Position Input                                                                                                                                         |  |
| 3           | E1          | 7         | Y+     | Y+ Position Input                                                                                                                                         |  |
| 4           | G2          | 8         | Х-     | X– Position Input                                                                                                                                         |  |
| 5           | G3          | 9         | Y–     | Y– Position Input                                                                                                                                         |  |
| 6           | G4 and G5   | 10        | GND    | Ground                                                                                                                                                    |  |
| 7           | G6          | 11        | VBAT   | Battery Monitor Input                                                                                                                                     |  |
| 8           | E7          | 12        | AUX    | Auxiliary Input to ADC                                                                                                                                    |  |
| 9           | D7          | 13        | VREF   | Voltage Reference Input/Output                                                                                                                            |  |
| 10          | C7          | 14        | IOVDD  | Digital I/O Power Supply                                                                                                                                  |  |
| 11          | B7          | 15        | PENIRQ | Pen Interrupt                                                                                                                                             |  |
| 12          | A6          | 16        | DOUT   | Serial Data Output. Data are shifted on the falling edge of DCLK. This output is high impedance when $\overline{CS}$ is high.                             |  |
| 13          | A5          | 1         | BUSY   | Busy Output. This output is high impedance when CS is high.                                                                                               |  |
| 14          | A4          | 2         | DIN    | Serial Data Input. If CS is low, data are latched on the rising edge of DCLK.                                                                             |  |
| 15          | A3          | 3         | CS     | $\frac{\text{Chip Select Input. Controls conversion timing and enables the serial input/output register.}}{\text{CS} high = power-down mode (ADC only).}$ |  |
| 16          | A2          | 4         | DCLK   | External Clock Input. This clock runs the SAR conversion process and synchronizes<br>data I/O.                                                            |  |



### **TYPICAL CHARACTERISTICS**

At  $T_A = +25^{\circ}C$ ,  $+V_{CC} = +2.7V$ , IOVDD = +1.8V,  $V_{REF} = External +2.5V$ , 12-bit mode, PD0 = 0,  $f_{SAMPLE} = 125$ kHz, and  $f_{CLK} = 16 \bullet f_{SAMPLE} = 2$ MHz, unless otherwise noted.



### **TYPICAL CHARACTERISTICS (continued)**

TRUMENTS www.ti.com

At  $T_A = +25^{\circ}C$ ,  $+V_{CC} = +2.7V$ , IOVDD = +1.8V,  $V_{REF}$  = External +2.5V, 12-bit mode, PD0 = 0,  $f_{SAMPLE}$  = 125kHz, and  $f_{CLK}$  = 16 •  $f_{SAMPLE}$  = 2MHz, unless otherwise noted.





### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = +25^{\circ}C$ ,  $+V_{CC} = +2.7V$ , IOVDD = +1.8V,  $V_{REF}$  = External +2.5V, 12-bit mode, PD0 = 0,  $f_{SAMPLE}$  = 125kHz, and  $f_{CLK}$  = 16 •  $f_{SAMPLE}$  = 2MHz, unless otherwise noted.





### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = +25^{\circ}C$ ,  $+V_{CC} = +2.7V$ , IOVDD = +1.8V,  $V_{REF}$  = External +2.5V, 12-bit mode, PD0 = 0,  $f_{SAMPLE} = 125kHz$ , and  $f_{CLK} = 16 \cdot f_{SAMPLE} = 2MHz$ , unless otherwise noted.



# THEORY OF OPERATION

The TSC2046 is a classic successive approximation register (SAR) analog-to-digital converter (ADC). The architecture is based on capacitive redistribution, which inherently includes a sample-and-hold function. The converter is fabricated on a  $0.6\mu m$  CMOS process.

The basic operation of the TSC2046 is shown in Figure 1. The device features an internal 2.5V reference and uses an external clock. Operation is maintained from a single supply of 2.7V to 5.25V. The internal reference can be overdriven with an external, low-impedance source between 1V and +V<sub>CC</sub>. The value of the reference voltage directly sets the input range of the converter.

The analog input (X-, Y-, and Z-Position coordinates, auxiliary input, battery voltage, and chip temperature) to the converter is provided via a multiplexer. A unique configuration of low on-resistance touch panel driver switches allows an unselected ADC input channel to provide power and the accompanying pin to provide ground for an external device, such as a touch screen. By maintaining a differential input to the converter and a differential reference architecture, it is possible to negate the error from each touch panel driver switch on-resistance (if this is a source of error for the particular measurement).







### ANALOG INPUT

Figure 2 shows a block diagram of the input multiplexer on the TSC2046, the differential input of the ADC, and the differential reference of the converter. Table 1 and Table 2 show the relationship between the A2, A1, A0, and SER/DFR control bits and the configuration of the TSC2046. The control bits are provided serially via the DIN pin—see the *Digital Interface* section of this data sheet for more details. When the converter enters the hold mode, the voltage difference between the +IN and -IN inputs (shown in Figure 2) is captured on the internal capacitor array. The input current into the analog inputs depends on the conversion rate of the device. During the sample period, the source must charge the internal sampling capacitor (typically 25pF). After the capacitor is fully charged, there is no further input current. The rate of charge transfer from the analog source to the converter is a function of conversion rate.



Figure 2. Simplified Diagram of Analog Input

| A2 | A1 | A0 | VBAT | AUXIN | TEMP        | Y–  | Х+  | Y+  | Y-POSITION | X-POSITION | Z <sub>1</sub> -POSITION | Z <sub>2</sub> -POSITION | X-DRIVERS | Y-DRIVERS |
|----|----|----|------|-------|-------------|-----|-----|-----|------------|------------|--------------------------|--------------------------|-----------|-----------|
| 0  | 0  | 0  |      |       | +IN (TEMP0) |     |     |     |            |            |                          |                          | Off       | Off       |
| 0  | 0  | 1  |      |       |             |     | +IN |     | Measure    |            |                          |                          | Off       | On        |
| 0  | 1  | 0  | +IN  |       |             |     |     |     |            |            |                          |                          | Off       | Off       |
| 0  | 1  | 1  |      |       |             |     | +IN |     |            |            | Measure                  |                          | X–, On    | Y+, On    |
| 1  | 0  | 0  |      |       |             | +IN |     |     |            |            |                          | Measure                  | X–, On    | Y+, On    |
| 1  | 0  | 1  |      |       |             |     |     | +IN |            | Measure    |                          |                          | On        | Off       |
| 1  | 1  | 0  |      | +IN   |             |     |     |     |            |            |                          |                          | Off       | Off       |
| 1  | 1  | 1  |      |       | +IN (TEMP1) |     |     |     |            |            |                          |                          | Off       | Off       |

Table 1. Input Configuration (DIN), Single-Ended Reference Mode (SER/DFR high)

| A2 | A1 | A0 | +REF | -REF | Y–  | X+  | Y+  | Y-POSITION | X-POSITION | Z <sub>1</sub> -POSITION | Z <sub>2</sub> -POSITION | DRIVERS |
|----|----|----|------|------|-----|-----|-----|------------|------------|--------------------------|--------------------------|---------|
| 0  | 0  | 1  | Y+   | Y–   |     | +IN |     | Measure    |            |                          |                          | Y+, Y–  |
| 0  | 1  | 1  | Y+   | Х-   |     | +IN |     |            |            | Measure                  |                          | Y+, X–  |
| 1  | 0  | 0  | Y+   | Х-   | +IN |     |     |            |            |                          | Measure                  | Y+, X–  |
| 1  | 0  | 1  | X+   | Х-   |     |     | +IN |            | Measure    |                          |                          | X+, X–  |

Table 2. Input Configuration (DIN), Differential Reference Mode (SER/DFR low)

### INTERNAL REFERENCE

The TSC2046 has an internal 2.5V voltage reference that can be turned on or off with the control bit, PD1 (see Table 5 and Figure 3). Typically, the internal reference voltage is only used in the single-ended mode for battery monitoring, temperature measurement, and for using the auxiliary input. Optimal touch screen performance is achieved when using the differential mode. The internal reference voltage of the TSC2046 must be commanded to be off to maintain compatibility with the ADS7843. Therefore, after power-up, a write of PD1 = 0 is required to insure the reference is off (see the Typical Characteristics for power-up time of the reference from power-down).



Figure 3. Simplified Diagram of the Internal Reference

### **REFERENCE INPUT**

The voltage difference between +REF and -REF (see Figure 2) sets the analog input range. The TSC2046 operates with a reference in the range of 1V to +V<sub>CC</sub>. There are several critical items concerning the reference input and its wide voltage range. As the reference voltage is reduced, the analog voltage weight of each digital output code is also reduced. This is often referred to as the LSB (least significant bit) size and is equal to the reference voltage divided by 4096 in 12-bit mode. Any offset or gain error inherent in the ADC appears to increase, in terms of LSB size, as the reference voltage is reduced. For example, if the offset of a given converter is 2LSBs with a 2.5V reference, it is typically 5LSBs with a 1V reference. In each case, the actual offset of the device is the same. 1.22mV. With a lower reference voltage, more care must be taken to provide a clean layout including adequate bypassing, a clean (low-noise, low-ripple) power supply, a low-noise reference (if an external reference is used), and a low-noise input signal.

The voltage into the  $V_{REF}$  input directly drives the capacitor digital-to-analog converter (CDAC) portion of the TSC2046. Therefore, the input current is very low (typically < 13 $\mu$ A).

### SBAS265G - OCTOBER 2002 - REVISED JANUARY 2008

There is also a critical item regarding the reference when making measurements while the switch drivers are ON. For this discussion, it is useful to consider the basic operation of the TSC2046 (see Figure 1). This particular application shows the device being used to digitize a resistive touch screen. A measurement of the current Y-Position of the pointing device is made by connecting the X+ input to the ADC, turning on the Y+ and Y- drivers, and digitizing the voltage on X+ (Figure 4 shows a block diagram). For this measurement, the resistance in the X+ lead does not affect the conversion (it does affect the settling time, but the resistance is usually small enough that this is not a concern). However, since the resistance between Y+ and Y- is fairly low, the on-resistance of the Y drivers does make a small difference. Under the situation outlined so far, it is not possible to achieve a 0V input or a full-scale input regardless of where the pointing device is on the touch screen because some voltage is lost across the internal switches. In addition, the internal switch resistance is unlikely to track the resistance of the touch screen, providing an additional source of error.



### Figure 4. Simplified Diagram of Single-Ended Reference (SER/DFR high, Y switches enabled, X+ is analog input)

This situation can be remedied as shown in Figure 5. By setting the SER/DFR bit low, the +REF and –REF inputs are connected directly to Y+ and Y–, respectively, which makes the analog-to-digital conversion ratiometric. The result of the conversion is always a percentage of the external resistance, regardless of how it changes in relation to the on-resistance of the internal switches. Note that there is an important consideration regarding power dissipation when using the ratiometric mode of operation (see the *Power Dissipation* section for more details).





### Figure 5. Simp<u>lified</u> Diagram of Differential Reference (SER/DFR low, Y switches enabled, X+ is analog input)

As a final note about the differential reference mode, it must be used with  $+V_{CC}$  as the source of the +REF voltage and cannot be used with  $V_{REF}$ . It is possible to use a high-precision reference on  $V_{REF}$  and single-ended reference mode for measurements which do not need to be ratiometric. In some cases, it is possible to power the converter directly from a precision reference. Most references can provide enough power for the TSC2046, but might not be able to supply enough current for the external load (such as a resistive touch screen).

### TOUCH SCREEN SETTLING

In some applications, external capacitors may be required across the touch screen for filtering noise picked up by the touch screen (e.g., noise generated by the LCD panel or backlight circuitry). These capacitors provide a low-pass filter to reduce the noise, but cause a settling time requirement when the panel is touched that typically shows up as a gain error. There are several methods for minimizing or eliminating this issue. The problem is that the input and/or reference has not settled to the final steady-state value prior to the ADC sampling the input(s) and providing the digital output. Additionally, the reference voltage may still be changing during the measurement cycle. Option 1 is to stop or slow down the TSC2046 DCLK for the required touch screen settling time. This allows the input and reference to have stable values for the Acquire period (3 clock cycles of the TSC2046; see Figure 9). This works for both the single-ended and the differential modes. Option 2 is to operate the TSC2046 in the differential mode only for the touch screen measurements and command the TSC2046 to remain on (touch screen drivers ON) and not go into power-down (PD0 = 1). Several conversions are made depending on the settling time required and the

TSC2046 data rate. Once the required number of conversions have been made, the processor commands the TSC2046 to go into its power-down state on the last measurement. This process is required for X-Position, Y-Position, and Z-Position measurements. Option 3 is to operate in the 15 Clock-per-Conversion mode, which overlaps the analog-to-digital conversions and maintains the touch screen drivers on until commanded to stop by the processor (see Figure 13).

### **TEMPERATURE MEASUREMENT**

In some applications, such as battery recharging, a measurement of ambient temperature is required. The temperature measurement technique used in the TSC2046 relies on the characteristics of a semiconductor junction operating at a fixed current level. The forward diode voltage (V<sub>BF</sub>) has a well-defined characteristic versus temperature. The ambient temperature can be predicted in applications by knowing the +25°C value of the V<sub>BE</sub> voltage and then monitoring the delta of that voltage as the temperature changes. The TSC2046 offers two modes of operation. The first mode requires calibration at a known temperature, but only requires a single reading to predict the ambient temperature. A diode is used (turned on) during this measurement cycle. The voltage across the diode is connected through the MUX for digitizing the forward bias voltage by the ADC with an address of A2 = 0, A1 = 0, and A0 = 0 (see Table 1 and Figure 6 for details). This voltage is typically 600mV at +25°C with a 20µA current through the diode. The absolute value of this diode voltage can vary a few millivolts. However, the TC of this voltage is very consistent at -2.1mV/°C. During the final test of the end product, the diode voltage would be stored at a known room temperature, in memory, for calibration purposes by the user. The result is an equivalent temperature measurement resolution of 0.3°C/LSB (in 12-bit mode).







The second mode does not require a test temperature calibration, but uses a two-measurement method to eliminate the need for absolute temperature calibration and for achieving  $2^{\circ}$ C accuracy. This mode requires a second conversion with an address of A2 = 1, A1 = 1, and A0 = 1, with a 91 times larger current. The voltage difference between the first and second conversion using 91 times the bias current is represented by Equation (1):

$$\Delta V = \frac{kT}{q} \cdot \ln(N) \tag{1}$$

where:

N is the current ratio = 91.

k = Boltzmann's constant =  $1.3807 \times 10^{-23}$  J/K (joules/kelvins).

q = the electron charge =  $1.6022 \times 10^{-19}$  C (coulombs).

T = the temperature in kelvins (K).

This method can provide improved absolute temperature measurement, but at a lower resolution of  $1.6^{\circ}C/LSB$ . The resulting equation that solves for T is:

$$T = \frac{q \cdot \Delta V}{k \cdot \ln(N)}$$
(2)

where:

 $\Delta V = V_{BE}(TEMP1) - V_{BE}(TEMP0) \text{ (in mV)}$  $\therefore T = 2.573 \cdot \Delta V \text{ (in K)}$ or T = 2.573 \delta V - 273 (in °C)

**NOTE:** The bias current for each diode temperature measurement is only on for 3 clock cycles (during the acquisition mode) and, therefore, does not add any noticeable increase in power, especially if the temperature measurement only occurs occasionally.

BATTERY MEASUREMENT

An added feature of the TSC2046 is the ability to monitor the battery voltage on the other side of the voltage regulator (DC/DC converter), as shown in Figure 7. The battery voltage can vary from 0V to 6V, while maintaining the voltage to the TSC2046 at 2.7V, 3.3V, etc. The input voltage ( $V_{BAT}$ ) is divided down by 4 so that a 5.5V battery voltage is represented as 1.375V to the ADC. This simplifies the multiplexer and control logic. In order to minimize the power consumption, the divider is only on during the sampling period when A2 = 0, A1 = 1, and A0 = 0 (see Table 1 for the relationship between the control bits and configuration of the TSC2046).



Figure 7. Battery Measurement Functional Block Diagram



### PRESSURE MEASUREMENT

Measuring touch pressure can also be done with the TSC2046. To determine pen or finger touch, the pressure of the touch needs to be determined. Generally, it is not necessary to have very high performance for this test; therefore, the 8-bit resolution mode is recommended (however, calculations will be shown here in the 12-bit resolution mode). There are several different ways of performing this measurement. The TSC2046 supports two methods. The first method requires knowing the X-plate resistance, measurement of the X-Position, and two additional cross panel measurements ( $Z_1$  and  $Z_2$ ) of the touch screen, as shown in Figure 8. Using Equation (3) calculates the touch resistance:

$$R_{\text{TOUCH}} = R_{\text{X-Plate}} \cdot \frac{\text{X-Position}}{4096} \left( \frac{Z_2}{Z_1} - 1 \right)$$
(3)

The second method requires knowing both the X-plate and Y-plate resistance, measurement of X-Position and Y-Position, and  $Z_1$ . Using Equation (4) also calculates the touch resistance:

$$R_{\text{TOUCH}} = \frac{R_{X-\text{Plate}} \cdot X-\text{Position}}{4096} \left(\frac{4096}{Z_1} - 1\right) \\ -R_{Y-\text{Plate}} \left(1 - \frac{Y-\text{Position}}{4096}\right)$$
(4)

### DIGITAL INTERFACE

See Figure 9 for the typical operation of the TSC2046 digital interface. This diagram assumes that the source of the digital signals is a microcontroller or digital signal processor with a basic serial interface. Each communication between the processor and the converter, such as SPI, SSI, or Microwire<sup>™</sup> synchronous serial interface, consists of eight clock cycles. One complete conversion can be accomplished with three serial communications for a total of 24 clock cycles on the DCLK input.

The first eight clock cycles are used to provide the control byte via the DIN pin. When the converter has enough information about the following conversion to set the input multiplexer and reference inputs appropriately, the converter enters the acquisition (sample) mode and, if needed, the touch panel drivers are turned on. After three more clock cycles, the control byte is complete and the converter enters the conversion mode. At this point, the input sample-and-hold goes into the hold mode and the touch panel drivers turn off (in single-ended mode). The next 12 clock cycles accomplish the actual analogto-digital conversion. If the conversion is ratiometric  $(SER/\overline{DFR} = 0)$ , the drivers are on during the conversion and a 13th clock cycle is needed for the last bit of the conversion result. Three more clock cycles are needed to complete the last byte (DOUT will be low), which are ignored by the converter.

Microwire is a registered trademark of National Semiconductor.



Figure 8. Pressure Measurement Block Diagrams



### **Control Byte**

The control byte (on DIN), as shown in Table 3, provides the start conversion, addressing, ADC resolution, configuration, and power-down of the TSC2046. Figure 9, Table 3 and Table 4 give detailed information regarding the order and description of these control bits within the control byte.

**Initiate START**—The first bit, the S bit, must always be high and initiates the start of the control byte. The TSC2046 ignores inputs on the DIN pin until the start bit is detected.

**Addressing**—The next three bits (A2, A1, and A0) select the active input channel(s) of the input multiplexer (see Table 1, Table 2, and Figure 2), touch screen drivers, and the reference inputs.

**MODE**—The mode bit sets the resolution of the ADC. With this bit low, the next conversion has 12 bits of resolution, whereas with this bit high, the next conversion has eight bits of resolution.

**SER/DFR**—The SER/DFR bit controls the reference mode, either single-ended (high) or differential (low). The differential mode is also referred to as the ratiometric conversion mode and is preferred for X-Position, Y-Position, and Pressure-Touch measurements for optimum performance. The reference is derived from the voltage at the switch drivers, which is almost the same as the voltage to the touch screen. In this case, a reference voltage is not needed as the reference voltage to the ADC is the voltage across the touch screen. In the single-ended mode, the converter reference voltage is always the difference between the  $V_{REF}$  and GND pins (see Table 1 and Table 2, and Figure 2 through Figure 5, for further information).

| BIT<br>(MS | - | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2   | BIT 1 | BIT 0<br>(LSB) |
|------------|---|-------|-------|-------|-------|---------|-------|----------------|
| S          |   | A2    | A1    | A0    | MODE  | SER/DFR | PD1   | PD0            |

# Table 3. Order of the Control Bits in the Control Byte

| BIT | NAME    | DESCRIPTION                                                                                                                                                                                                           |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | S       | Start bit. Control byte starts with first high bit on DIN.<br>A new control byte can start every 15th clock cycle<br>in 12-bit conversion mode or every 11th clock cycle<br>in 8-bit conversion mode (see Figure 13). |
| 6-4 | A2-A0   | Channel Select bits. Along with the SER/DFR bit,<br>these bits control the setting of the multiplexer input,<br>touch driver switches, and reference inputs (see<br>Table 1 and Figure 13).                           |
| 3   | MODE    | 12-Bit/8-Bit Conversion Select bit. This bit controls<br>the number of bits for the next conversion: 12-bits<br>(low) or 8-bits (high).                                                                               |
| 2   | SER/DFR | Single-Ended/Differential Reference Select bit. Along<br>with bits A2-A0, this bit controls the setting of the<br>multiplexer input, touch driver switches, and<br>reference inputs (see Table 1 and Table 2).        |
| 1-0 | PD1-PD0 | Power-Down Mode Select bits. Refer to Table 5 for details.                                                                                                                                                            |

# Table 4. Descriptions of the Control Bits within<br/>the Control Byte



Figure 9. Conversion Timing, 24 Clocks-per-Conversion, 8-Bit Bus Interface. No DCLK delay required with dedicated serial port

If X-Position, Y-Position, and Pressure-Touch are measured in the single-ended mode, an external reference voltage is needed. The TSC2046 must also be powered from the external reference. Caution should be observed when using the single-ended mode such that the input voltage to the ADC does not exceed the internal reference voltage, especially if the supply voltage is greater than 2.7V.

**NOTE:** The differential mode can only be used for X-Position, Y-Position, and Pressure-Touch measurements. All other measurements require the single-ended mode.

**PD0 and PD1**—Table 5 describes the power-down and the internal reference voltage configurations. The internal reference voltage can be turned on or off independently of the ADC. This can allow extra time for the internal reference voltage to settle to the final value prior to making a conversion. Make sure to also allow this extra wake-up time if the internal reference is powered down. The ADC requires no wake-up time and can be instantaneously used. Also note that the status of the internal reference power-down is latched into the part (internally) with BUSY going high. In order to turn the reference off, an additional write to the TSC2046 is required after the channel has been converted.

| PD1 | PD0 | PENIRQ   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                       |
|-----|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 0   | Enabled  | Power-Down Between Conversions. When<br>each conversion is finished, the converter<br>enters a low-power mode. At the start of the<br>next conversion, the device instantly powers up<br>to full power. There is no need for additional<br>delays to ensure full operation, and the very first<br>conversion is valid. The Y– switch is on when in<br>power-down. |
| 0   | 1   | Disabled | Reference is off and ADC is on.                                                                                                                                                                                                                                                                                                                                   |
| 1   | 0   | Enabled  | Reference is on and ADC is off.                                                                                                                                                                                                                                                                                                                                   |
| 1   | 1   | Disabled | Device is always powered. Reference is on and ADC is on.                                                                                                                                                                                                                                                                                                          |

# Table 5. Power-Down and Internal Reference Selection

### PENIRQ OUTPUT

The pen-interrupt output function is shown in Figure 10. While in power-down mode with PD0 = 0, the Y-driver is on and connects the Y-plane of the touch screen to GND. The  $\overrightarrow{PENIRQ}$  output is connected to the X+ input through two transmission gates. When the screen is touched, the X+ input is pulled to ground through the touch screen.

In most of the TSC2046 models, the internal pullup resistor value is nominally 50k $\Omega$ , but this may vary between 36k $\Omega$  and 67k $\Omega$  given process and temperature variations. In order to assure a logic low of 0.35 • (+V<sub>CC</sub>) is presented to the PENIRQ circuitry, the total resistance between the X+ and Y- terminals must be less than 21k $\Omega$ .





Figure 10. PENIRQ Functional Block Diagram

The –90 version of the TSC2046 uses a nominal 90k $\Omega$  pullup resistor, which allows the total resistance between the X+ and Y– terminals to be as high as 30k $\Omega$ . Note that the higher pullup resistance will cause a slower response time of the PENIRQ to a screen touch, so user software should take this into account.

The PENIRQ output goes low due to the current path through the touch screen to ground, which initiates an interrupt to the processor. During the measurement cycle for X-, Y-, and Z-Position, the X+ input is disconnected from the PENIRQ internal pull-up resistor. This is done to eliminate any leakage current from the internal pull-up resistor through the touch screen, thus causing no errors.

Furthermore, the PENIRQ output is disabled and low during the measurement cycle for X-, Y-, and Z-Position. The PENIRQ output is disabled and high during the measurement cycle for battery monitor, auxiliary input, and chip temperature. If the last control byte written to the TSC2046 contains PD0 = 1, the pen-interrupt output function is disabled and is not able to detect when the screen is touched. In order to re-enable the pen-interrupt output function under these circumstances, a control byte needs to be written to the TSC2046 contains PD0 = 0. If the last control byte written to the TSC2046 contains PD0 = 0, the pen-interrupt output function is enabled at the end of the conversion. The end of the conversion occurs on the falling edge of DCLK after bit 1 of the converted data is clocked out of the TSC2046.

It is recommended that the processor mask the interrupt  $\overline{\text{PENIRQ}}$  is associated with whenever the processor sends a control byte to the TSC2046. This prevents false triggering of interrupts when the  $\overline{\text{PENIRQ}}$  output is disabled in the cases discussed in this section.



### 16 Clocks-per-Conversion

The control bits for conversion n + 1 can be overlapped with conversion n to allow for a conversion every 16 clock cycles, as shown in Figure 11. This figure also shows possible serial communication occurring with other serial peripherals between each byte transfer from the processor to the converter. This is possible, provided that each conversion completes within 1.6ms of starting. Otherwise, the signal that is captured on the input sample-and-hold may droop enough to affect the conversion result. Note that the TSC2046 is fully powered while other serial communications are taking place during a conversion.

### **Digital Timing**

Figure 9, Figure 12, and Table 6 provide detailed timing for the digital interface of the TSC2046.

### 15 Clocks-per-Conversion

Figure 13 provides the fastest way to clock the TSC2046. This method does not work with the serial interface of most microcontrollers and digital signal processors, as they are generally not capable of providing 15 clock cycles per serial transfer. However, this method can be used with field-programmable gate arrays (FPGAs) or applicationspecific integrated circuits (ASICs). Note that this effectively increases the maximum conversion rate of the converter beyond the values given in the specification tables, which assume 16 clock cycles per conversion.



Figure 11. Conversion Timing, 16 Clocks-per-Conversion, 8-Bit Bus Interface. No DCLK delay required with dedicated serial port



Figure 12. Detailed Timing Diagram

# TSC2046



SBAS265G - OCTOBER 2002 - REVISED JANUARY 2008

|                  |                                     | +V <sub>CC</sub> • 2.7V, - | +V <sub>CC</sub> • 2.7V, +V <sub>CC</sub> • IOVDD • 1.5V, C <sub>LOAD</sub> = 50pF |     |       |  |  |
|------------------|-------------------------------------|----------------------------|------------------------------------------------------------------------------------|-----|-------|--|--|
| SYMBOL           | DESCRIPTION                         | DESCRIPTION MIN            |                                                                                    | MAX | UNITS |  |  |
| <sup>t</sup> ACQ | Acquisition Time                    | 1.5                        |                                                                                    |     | μs    |  |  |
| <sup>t</sup> DS  | DIN Valid Prior to DCLK Rising      | 100                        |                                                                                    |     | ns    |  |  |
| <sup>t</sup> DH  | DIN Hold After DCLK High            | 50                         |                                                                                    |     | ns    |  |  |
| <sup>t</sup> DO  | DCLK Falling to DOUT Valid          |                            |                                                                                    | 200 | ns    |  |  |
| <sup>t</sup> DV  | CS Falling to DOUT Enabled          |                            |                                                                                    | 200 | ns    |  |  |
| <sup>t</sup> TR  | CS Rising to DOUT Disabled          |                            |                                                                                    | 200 | ns    |  |  |
| tCSS             | CS Falling to First DCLK Rising     | 100                        |                                                                                    |     | ns    |  |  |
| <sup>t</sup> CSH | CS Rising to DCLK Ignored           | 10                         |                                                                                    |     | ns    |  |  |
| <sup>t</sup> CH  | DCLK High                           | 200                        |                                                                                    |     | ns    |  |  |
| <sup>t</sup> CL  | DCLK Low                            | 200                        |                                                                                    |     | ns    |  |  |
| <sup>t</sup> BD  | DCLK Falling to BUSY Rising/Falling |                            |                                                                                    | 200 | ns    |  |  |
| <sup>t</sup> BDV | CS Falling to BUSY Enabled          |                            |                                                                                    | 200 | ns    |  |  |
| <sup>t</sup> BTR | CS Rising to BUSY Disabled          |                            |                                                                                    | 200 | ns    |  |  |

Table 6. Timing Specifications,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ 



Figure 13. Maximum Conversion Rate, 15 Clocks-per-Conversion

### Data Format

The TSC2046 output data is in Straight Binary format, as shown in Figure 14. This figure shows the ideal output code for the given input voltage and does not include the effects of offset, gain, or noise.

### 8-Bit Conversion

The TSC2046 provides an 8-bit conversion mode that can be used when faster throughput is needed and the digital result is not as critical. By switching to the 8-bit mode, a conversion is complete four clock cycles earlier. Not only does this shorten each conversion by four bits (25% faster throughput), but each conversion can actually occur at a faster clock rate. This is because the internal settling time of the TSC2046 is not as critical—settling to better than 8 bits is all that is needed. The clock rate can be as much as 50% faster. The faster clock rate and fewer clock cycles combine to provide a 2x increase in conversion rate.



Figure 14. Ideal Input Voltages and Output Codes



### POWER DISSIPATION

There are two major power modes for the TSC2046: full-power (PD0 = 1) and auto power-down (PD0 = 0). When operating at full speed and 16 clocks-per-conversion (see Figure 11), the TSC2046 spends most of the time acquiring or converting. There is little time for auto power-down, assuming that this mode is active. Therefore, the difference between full-power mode and auto power-down is negligible. If the conversion rate is decreased by slowing the frequency of the DCLK input, the two modes remain approximately equal. However, if the DCLK frequency is kept at the maximum rate during a conversion but conversions are done less often, the difference between the two modes is dramatic.

Figure 15 shows the difference between reducing the DCLK frequency (scaling DCLK to match the conversion rate) or maintaining DCLK at the highest frequency and reducing the number of conversions per second. In the latter case, the converter spends an increasing percentage of time in power-down mode (assuming the auto power-down mode is active).



Figure 15. Supply Current versus Directly Scaling the Frequency of DCLK with Sample Rate or Maintaining DCLK at the Maximum Possible Frequency

#### SBAS265G - OCTOBER 2002 - REVISED JANUARY 2008

Another important consideration for power dissipation is the reference mode of the converter. In the single-ended reference mode, the touch panel drivers are ON only when the analog input voltage is being acquired (see Figure 9 and Table 1). The external device (e.g., a resistive touch screen), therefore, is only powered during the acquisition period. In the differential reference mode, the external device must be powered throughout the acquisition and conversion periods (see Figure 9). If the conversion rate is high, this could substantially increase power dissipation.

 $\overline{\text{CS}}$  also puts the TSC2046 into power-down mode. When  $\overline{\text{CS}}$  goes high, the TSC2046 immediately goes into power-down mode and does not complete the current conversion. The internal reference, however, does not turn off with  $\overline{\text{CS}}$  going high. To turn the reference off, an additional write is required before  $\overline{\text{CS}}$  goes high (PD1 = 0).

When the TSC2046 first powers up, the device draws about  $20\mu$ A of current until a control byte is written to it with PD0 = 0 to put it into power-down mode. This can be avoided if the TSC2046 is powered up with  $\overline{CS} = 0$  and DCLK = IOVDD.



# LAYOUT

The following layout suggestions provide the most optimum performance from the TSC2046. Many portable applications, however, have conflicting requirements concerning power, cost, size, and weight. In general, most portable devices have fairly clean power and grounds because most of the internal components are very low power. This situation means less bypassing for the converter power and less concern regarding grounding. Still, each situation is unique and the following suggestions should be reviewed carefully.

For optimum performance, care should be taken with the physical layout of the TSC2046 circuitry. The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections, and digital inputs that occur just prior to latching the output of the analog comparator. Therefore, during any single conversion for an *n*-bit SAR converter, there are *n* 'windows' in which large external transient voltages can easily affect the conversion result. Such glitches can originate from switching power supplies, nearby digital logic, and high-power devices. The degree of error in the digital output depends on the reference voltage, layout, and the exact timing of the external event. The error can change if the external event changes in time with respect to the DCLK input.

With this in mind, power to the TSC2046 should be clean and well bypassed. A  $0.1\mu$ F ceramic bypass capacitor should be placed as close to the device as possible. A  $1\mu$ F to  $10\mu$ F capacitor may also be needed if the impedance of the connection between +V<sub>CC</sub> or IOVDD and the power supplies is high. Low-leakage capacitors should be used to minimize power dissipation through the bypass capacitors when the TSC2046 is in power-down mode.

A bypass capacitor is generally not needed on the  $V_{REF}$  pin because the internal reference is buffered by an internal op amp. If an external reference voltage originates from an op amp, make sure that it can drive any bypass capacitor that is used without oscillation.

The TSC2046 architecture offers no inherent rejection of noise or voltage variation in regards to using an external reference input. This is of particular concern when the reference input is tied to the power supply. Any noise and ripple from the supply appears directly in the digital results. Whereas high-frequency noise can be filtered out, voltage variation due to line frequency (50Hz or 60Hz) can be difficult to remove.

The GND pin must be connected to a clean ground point. In many cases, this is the analog ground. Avoid connections which are too near the grounding point of a microcontroller or digital signal processor. If needed, run a ground trace directly from the converter to the power-supply entry or battery connection point. The ideal layout includes an analog ground plane dedicated to the converter and associated analog circuitry.

In the specific case of use with a resistive touch screen, care should be taken with the connection between the converter and the touch screen. Although resistive touch screens have fairly low resistance, the interconnection should be as short and robust as possible. Longer connections are a source of error, much like the on-resistance of the internal switches. Likewise, loose connections can be a source of error when the contact resistance changes with flexing or vibrations.

As indicated previously, noise can be a major source of error in touch screen applications (e.g., applications that require a backlit LCD panel). This EMI noise can be coupled through the LCD panel to the touch screen and cause *flickering* of the converted data. Several things can be done to reduce this error, such as using a touch screen with a bottom-side metal layer connected to ground to shunt the majority of noise to ground. Additionally, filtering capacitors from Y+, Y–, X+, and X– pins to ground can also help. Caution should be observed under these circumstances for settling time of the touch screen, especially operating in the single-ended mode and at high data rates.

### **Revision History**

| DATE | REV       | PAGE | SECTION                     | DESCRIPTION                                       |
|------|-----------|------|-----------------------------|---------------------------------------------------|
| 1/09 | 6         | 3, 4 | Electrical Chartacteristics | Fixed typos in conditions header and in Note (6). |
| 1/06 | 1/08 G 13 |      | Temperature Measurement     | Fixed typos in Equations (1) and (2).             |
| 8/07 | F         | 5    | Pin Configuration           | Added note to QFN package.                        |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

16-Apr-2008

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type                  | Package<br>Drawing | Pins | Packag<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|----------------------------------|--------------------|------|---------------|---------------------------|------------------|------------------------------|
| TSC2046EIPWG4    | ACTIVE                | TSSOP                            | PW                 | 16   | 90            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TSC2046EIPWRG4   | ACTIVE                | TSSOP                            | PW                 | 16   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TSC2046IGQCR     | ACTIVE                | BGA MI<br>CROSTA<br>R JUNI<br>OR | GQC                | 48   | 2500          | TBD                       | SNPB             | Level-2A-235C-4 WKS          |
| TSC2046IPW       | ACTIVE                | TSSOP                            | PW                 | 16   | 90            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TSC2046IPWG4     | ACTIVE                | TSSOP                            | PW                 | 16   | 90            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TSC2046IPWR      | ACTIVE                | TSSOP                            | PW                 | 16   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TSC2046IPWRG4    | ACTIVE                | TSSOP                            | PW                 | 16   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TSC2046IRGVR     | ACTIVE                | QFN                              | RGV                | 16   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TSC2046IRGVRG4   | ACTIVE                | QFN                              | RGV                | 16   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TSC2046IRGVT     | ACTIVE                | QFN                              | RGV                | 16   | 250           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TSC2046IRGVTG4   | ACTIVE                | QFN                              | RGV                | 16   | 250           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TSC2046IZQCR     | ACTIVE                | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQC                | 48   | 2500          | Pb-Free<br>(RoHS)         | SNAGCU           | Level-3-260C-168 HR          |
| TSC2046IZQCR-90  | ACTIVE                | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQC                | 48   | 2500          | Pb-Free<br>(RoHS)         | SNAGCU           | Level-3-260C-168 HR          |
| TSC2046IZQCT     | ACTIVE                | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQC                | 48   | 250           | Pb-Free<br>(RoHS)         | SNAGCU           | Level-3-260C-168 HR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.





Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device          | Package<br>Type                  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| TSC2046IGQCR    | BGA MI<br>CROSTA<br>R JUNI<br>OR | GQC                | 48 | 2500 | 330.0                    | 12.4                     | 4.3     | 4.3     | 1.5     | 8.0        | 12.0      | Q1               |
| TSC2046IPWR     | TSSOP                            | PW                 | 16 | 2500 | 330.0                    | 12.4                     | 7.0     | 5.6     | 1.6     | 8.0        | 12.0      | Q1               |
| TSC2046IRGVR    | QFN                              | RGV                | 16 | 2500 | 330.0                    | 12.4                     | 4.3     | 4.3     | 1.5     | 8.0        | 12.0      | Q2               |
| TSC2046IRGVT    | QFN                              | RGV                | 16 | 250  | 180.0                    | 12.4                     | 4.3     | 4.3     | 1.5     | 8.0        | 12.0      | Q2               |
| TSC2046IZQCR    | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQC                | 48 | 2500 | 330.0                    | 12.4                     | 4.3     | 4.3     | 1.5     | 8.0        | 12.0      | Q1               |
| TSC2046IZQCR-90 | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQC                | 48 | 2500 | 330.0                    | 12.4                     | 4.3     | 4.3     | 1.5     | 8.0        | 12.0      | Q1               |
| TSC2046IZQCT    | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQC                | 48 | 250  | 330.0                    | 12.4                     | 4.3     | 4.3     | 1.5     | 8.0        | 12.0      | Q1               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

18-Jun-2009



| *All dimensions are nominal |                         |                 |      |      |             |            |             |
|-----------------------------|-------------------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TSC2046IGQCR                | BGA MICROSTAR<br>JUNIOR | GQC             | 48   | 2500 | 340.5       | 338.1      | 20.6        |
| TSC2046IPWR                 | TSSOP                   | PW              | 16   | 2500 | 346.0       | 346.0      | 29.0        |
| TSC2046IRGVR                | QFN                     | RGV             | 16   | 2500 | 346.0       | 346.0      | 29.0        |
| TSC2046IRGVT                | QFN                     | RGV             | 16   | 250  | 190.5       | 212.7      | 31.8        |
| TSC2046IZQCR                | BGA MICROSTAR<br>JUNIOR | ZQC             | 48   | 2500 | 340.5       | 333.0      | 20.6        |
| TSC2046IZQCR-90             | BGA MICROSTAR<br>JUNIOR | ZQC             | 48   | 2500 | 340.5       | 333.0      | 20.6        |
| TSC2046IZQCT                | BGA MICROSTAR<br>JUNIOR | ZQC             | 48   | 250  | 340.5       | 333.0      | 20.6        |

## **MECHANICAL DATA**

MTSS001C - JANUARY 1995 - REVISED FEBRUARY 1999

# PW (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE PACKAGE

14 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



## **MECHANICAL DATA**



- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
- E. Falls within JEDEC MO-220.





### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

# RGV (S-PQFP-N16)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.

F. Customers should contact their board fabrication site for solder mask tolerances.



ZQC (S-PBGA-N48)

PLASTIC BALL GRID ARRAY



- B. This drawing is subject to change without notice.
- C. MicroStar Junior™ BGA configuration
- D. Falls within JEDEC MO-225
- E. This package is lead-free.

MicroStar Junior is a trademark of Texas Instruments.



# **MECHANICAL DATA**

MPLG008D - APRIL 2000 - REVISED FEBRUARY 2002

### PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters.

GQC (S-PBGA-N48)

- B. This drawing is subject to change without notice.
- C. MicroStar Junior ™ BGA configuration
- D. Falls within JEDEC MO-225

MicroStar Junior is a trademark of Texas Instruments.



### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DLP® Products               | www.dlp.com            | Broadband          | www.ti.com/broadband      |
| DSP                         | dsp.ti.com             | Digital Control    | www.ti.com/digitalcontrol |
| Clocks and Timers           | www.ti.com/clocks      | Medical            | www.ti.com/medical        |
| Interface                   | interface.ti.com       | Military           | www.ti.com/military       |
| Logic                       | logic.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Power Mgmt                  | power.ti.com           | Security           | www.ti.com/security       |
| Microcontrollers            | microcontroller.ti.com | Telephony          | www.ti.com/telephony      |
| RFID                        | www.ti-rfid.com        | Video & Imaging    | www.ti.com/video          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated