



Doc# ft690VM- 1606204482 March, 2009 Version 2.5

## ft690V/M

### 1 W Mono BTL Audio Power Amplifier(Ver2.5)

#### GENERAL DESCRIPTION

The ft690V/M is an audio power amplifier primarily designed for demanding applications in mobile phones and other portable communication device applications. It is capable of delivering 1 watts of continuous average power to an  $8\Omega$  BTL load with less than 1% distortion (THD+N) from a 5VDC power supply.

The ft690V/M was designed specifically to provide high quality output power with a minimal amount of external components. The ft690V/M does not require output coupling capacitors or bootstrap capacitors, and therefore is ideally suited for mobile phone and other low voltage applications where minimal power consumption is a primary requirement.

The ft690V/M features a low-power consumption shutdown mode. This shutdown turns the amplifier off when logic low is placed on the SD pin. By switching the shutdown pin to GND, the ft690V/M supply current draw will be minimized in idle mode.

The ft690V/M contains advanced pop & click circuitry which eliminates noise which would otherwise occur during turn-on and turn-off transitions.

The ft690V/M is unity-gain stable and can be

#### **KEY SPECIFICATIONS**

Improved PSRR at 217Hz & 1KHz 66dB
 Power Output at 5.0V, 1% THD+N, 8Ω 1W (typ)
 Power Output at 3.0V, 1% THD+N, 8Ω 360mW (typ)
 Shutdown Current 0.1μA (typ)

configured by external gain-setting resistors.

#### **FEATURES**

- Packages: ft690V-DFN8,ft690M-MSOP8
- Ultra low current in shutdown mode
- Improved pop & click circuitry eliminates noise during turn-on and turn-off transitions
- 2.5 5.5V operation
- No output coupling capacitors, snubber networks or bootstrap capacitors required
- Unity-gain stable
- External gain configuration capability
- User selectable shutdown High or Low logic Level

#### **APPLICATIONS**

- Mobile Phones
- PDAs
- Portable electronic device

#### **APPLICATION CIRCUIT**



Notes\*: Since +IN PIN and Bypass PIN are connected inside, it is unnecessary for the PCB trace that connect +IN PIN to Bypass PIN.

To be compatible with the same kind of product, such trace(A line) can be remained.

Figure 1. Typical Audio Amplifier Application Circuit (ft690V , ft690M)



## **ABSOLUTE MAXIMUM RATINGS**

| Parameter                                    | Value              |  |
|----------------------------------------------|--------------------|--|
| Supply voltage, VDD                          | 6.0 V              |  |
| Storage Temperature                          | -65°C to +150°C    |  |
| Input Voltage SD                             | -0.3V to VDD +0.3V |  |
| Power Dissipation                            | Internally Limited |  |
| ESD Ratings-Human Body Model( HBM)           | 2000V              |  |
| Junction Temperature                         | 150°C              |  |
| $\theta_{JC}$ (MSOP)                         | 56°C/W             |  |
| θ <sub>JA</sub> (MSOP)                       | 190°C/W            |  |
| θ <sub>JA</sub> (DFN)                        | 63°C/W             |  |
| θ <sub>JC</sub> (DFN)                        | 12°C/W             |  |
| Maximum Soldering Temperature(@ leads10 sec) | 260°C              |  |

## **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                      |                                   | MIN | TYP MAX | UNIT |
|------------------------------------------------|-----------------------------------|-----|---------|------|
| Supply voltage, VDD                            |                                   | 2.5 | 5.5     | V    |
| High-level input voltage, V <sub>IH</sub>      | SHUTDOWN                          | 1.5 |         | V    |
| Low-level input voltage, V <sub>IL</sub>       | SHUTDOWN                          |     | 0.5     | V    |
| Common-mode input voltage, V <sub>IC</sub>     | VDD = 2.5 V, 5.5 V, CMRR ≤ -60 dB | 0.5 | VDD-0.8 | V    |
| Operating free-air temperature, T <sub>A</sub> |                                   | -40 | 85      | °C   |
| Load impedance, Z <sub>L</sub>                 |                                   | 6.4 | 8       | Ω    |

### **ELECTRICAL CHARACTERISTICS**

## $V_{DD}$ =5V, $T_A$ =25°C

| Symbol           | Parameter                         | Conditions                                              | MIN | TYP                       | MAX | UNIT |
|------------------|-----------------------------------|---------------------------------------------------------|-----|---------------------------|-----|------|
|                  | Ovices and Devices Comply Comment | V <sub>IN</sub> =0V, I <sub>O</sub> =0A, No Load        |     | 2.5                       | 7   | mA   |
| I <sub>DD</sub>  | Quiescent Power Supply Current    | $V_{IN}$ =0V, $I_O$ =0A, 8 $\Omega$ Load                |     | 3                         | 10  | mA   |
| I <sub>SD</sub>  | Shutdown Current                  | V <sub>SD</sub> =0                                      |     | 0.1                       | 2.0 | μA   |
| Vos              | Output Offset Voltage             |                                                         |     | 7                         | 50  | mV   |
| R <sub>OUT</sub> | Resistor Output to GND            |                                                         | 7.0 | 8.5                       | 9.7 | ΚΩ   |
| Po               | Output Power (8 Ω)                | THD+N=1%, f=1kHz                                        | 0.9 | 1                         |     | W    |
| Twu              | Wake-up time                      | C <sub>B</sub> =1uF                                     |     | 130                       |     | ms   |
| THD+N            | Total Harmonic Distortion+Noise   | $P_O = 0.5Wrms$ ; f=1kHz                                |     | 0.1                       |     | %    |
| PSRR             | Power Supply Rejection Ratio      | $V_{ripple}$ =200mV sine p-p Input terminated with 10 Ω | 55  | 66(f=217Hz)76<br>(f=1kHz) |     | dB   |

## $V_{DD}$ =3V, $T_A$ =25°C

| Symbol           | Parameter                       | Conditions                                       | MIN | TYP         | MAX | UNIT |
|------------------|---------------------------------|--------------------------------------------------|-----|-------------|-----|------|
| 1                | Quiggent Rower Supply Current   | V <sub>IN</sub> =0V, I <sub>O</sub> =0A, No Load |     | 1.6         | 7   | mA   |
| I <sub>DD</sub>  | Quiescent Power Supply Current  | $V_{IN}$ =0V, $I_O$ =0A, 8 $\Omega$ Load         |     | 2           | 9   | mA   |
| $I_{SD}$         | Shutdown Current                | V <sub>SD</sub> = 0                              |     | 0.1         | 2.0 | μΑ   |
| Vos              | Output Offset Voltage           |                                                  |     | 7           | 50  | mV   |
| R <sub>OUT</sub> | Resistor Output to GND          |                                                  | 7.0 | 8.5         | 9.7 | ΚΩ   |
| Po               | Output Power (8 Ω)              | THD+N=1%, f=1kHz                                 |     | 360         |     | mW   |
| Twu              | Wake-up time                    | C <sub>B</sub> =1uF                              |     | 80          |     | ms   |
| THD+N            | Total Harmonic Distortion+Noise | $P_O = 0.25$ Wrms; f=1kHz                        |     | 0.07        |     | %    |
| PSRR             | Dawer Cumply Dejection Detic    | V <sub>ripple</sub> =200mV sine p-p              | 55  | 66(f=217Hz) |     | dB   |
| FORK             | Power Supply Rejection Ratio    | Input terminated with 10 $\Omega$                |     | 76(f=1kHz)  |     | uБ   |



#### $V_{DD}$ =2.6V $T_A$ =25°C

| Symbol           | Parameter                       | Conditions                                       | MIN | TYP         | MAX | UNIT |  |
|------------------|---------------------------------|--------------------------------------------------|-----|-------------|-----|------|--|
| 1                | Ovice and Davier Comply Comment | V <sub>IN</sub> =0V, I <sub>O</sub> =0A, No Load |     | 1.5         |     | mA   |  |
| I <sub>DD</sub>  | Quiescent Power Supply Current  | $V_{IN}$ =0V, $I_O$ =0A, 8 $\Omega$ Load         |     | 2           |     | mA   |  |
| $I_{SD}$         | Shutdown Current                | V <sub>SD</sub> = 0                              |     | 0.1         |     | μΑ   |  |
| Vos              | Output Offset Voltage           |                                                  |     | 5           | 50  | mV   |  |
| R <sub>OUT</sub> | Resistor Output to GND          |                                                  | 7.0 | 8.5         | 9.7 | ΚΩ   |  |
| Po               | Output Power (8 Ω)              | THD+N=1% ,f=1kHz                                 |     | 265         |     | mW   |  |
| Twu              | Wake-up time                    |                                                  |     | 70          |     | ms   |  |
| THD+N            | Total Harmonic Distortion+Noise | $P_O = 0.15Wrms$ ; f=1kHz                        |     | 0.08        |     | %    |  |
| PSRR             | Davier Cumply Dejection Detic   | V <sub>ripple</sub> =200mV sine p-p              | 55  | 66(f=217Hz) |     | dB   |  |
| FORK             | Power Supply Rejection Ratio    | Input terminated with 10 $\Omega$                |     | 76(f=1kHz)  |     | UD   |  |

## PIN CONGIGURATION AND PIN DESCRIPTION

# Top View Order Number 690V







| ELEC SEE     |
|--------------|
| DFN8 Package |
| 3mm x 3mm    |
| -40°C ~85°C  |

| Symbol   | DFN8 PIN NO | MSOP8 NO | Description                                               |  |
|----------|-------------|----------|-----------------------------------------------------------|--|
| $V_{DD}$ | 6           | 6        | Power Supply                                              |  |
| Shutdown | 1           | 1        | Shutdown terminal (active low logic)                      |  |
| -IN      | 4           | 4        | Negative differential input                               |  |
| +IN*     | 3           | 3        | Positive differential input                               |  |
| VO1      | 5           | 5        | Negative BTL output                                       |  |
| VO2      | 8           | 8        | Positive BTL output                                       |  |
| Bypass*  | 2           | 2        | Bypass capacitor pin which provides the common mode volta |  |
| GND      | 7           | 7        | Ground                                                    |  |

Notes\*:Since +IN PIN and Bypass PIN are connected inside, ft690V/M can not work in a differential input mode.

#### **ORDERING INFORMATION**

| P/N    | TEMP RANGE   | PIN-PACKAGE  | GAIN(dB) |
|--------|--------------|--------------|----------|
| ft690V | -40°C to +85 | 8pin DFN 3X3 | Adj.     |
| ft690M | -40°C to +85 | 8pin MSOP    | Adj.     |



## TYPICAL PERFORMANCE CHARACTERISTICS















#### TYPICAL PERFORMANCE CHARACTERISTICS

PSRR vs Frequency Vdd=5V, RL=8  $\Omega$  , Input=10 $\Omega$ 



PSRR vs Frequency Vdd=3V, RL=8  $\Omega$  , Input=10 $\Omega$ 



PSRR vs Frequency Vdd=2.6V, RL=8  $\Omega$  , Input=10 $\Omega$ 



Power Dissipation vs Output Power Vdd=5V, RL=8  $\Omega$ 



Power Dissipation vs Output Power Vdd=3V, RL=8  $\Omega$ 



Power Dissipation vs Output Power Vdd=2.6V, RL=8  $\Omega$ 





#### TYPICAL PERFORMANCE CHARACTERISTICS





#### APPLICATION INFORMATION

#### **BRIDGE CONFIGURATION EXPLANATION**

As shown in Figure 1, the ft690V/M has two internal operational amplifiers. The first amplifier's gain is externally configurable, while the second amplifier is internally fixed in a unity-gain, inverting configuration. The closed-loop gain of the first amplifier is set by selecting the ratio of  $R_{\text{F}}$  to  $R_{\text{I}}$  while the second amplifier's gain is fixed by the two internal  $20k\Omega$  resistors. Figure 1 shows that the output of amplifier one serves as the input to amplifier two which results in both amplifiers producing signals identical in magnitude, but out of phase by  $180^{\circ}.$  Consequently, the differential gain for the IC is

$$A_{VD} = 2 * (R_F/R_I)$$

By driving the load differentially through outputs Vo1 and Vo2, an amplifier configuration commonly referred to as "bridged mode" is established. Bridged mode operation is different from the classical single-ended amplifier configuration where one side of the load is connected to ground.

A bridge amplifier design has a few distinct advantages over the single-ended configuration, as it provides differential drive to the load, thus doubling output swing for a specified supply voltage. Four times the output power is possible as compared to a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited or clipped. In order to choose an amplifier's closed-loop gain without causing excessive clipping, please refer to the Audio Power Amplifier Design

section.

A bridge configuration, such as the one used in ft690V/M, also creates a second advantage over single-ended amplifiers. Since the differential outputs, Vo1 and Vo2, are biased at half-supply, no net DC voltage exists across the load. This eliminates the need for an output coupling capacitor which is required in a single supply, single-ended amplifier configuration. Without an output coupling capacitor, the half-supply bias across the load would result in both increased internal IC power dissipation and also possible loudspeaker damage.

#### **POWER DISSIPATION**

Power dissipation is a major concern when designing a successful amplifier, whether the amplifier is bridged or single-ended. A direct consequence of the increased power delivered to the load by a bridge amplifier is an increase in internal power dissipation. Since the ft690V/M has two operational amplifiers in one package, the maximum internal power dissipation is 4 times that of a single-ended amplifier. The maximum power dissipation for a given application can be derived from the power dissipation graphs or from Equation 1.

$$P_{DMAX} = 4*(V_{DD})^2/(2\pi^2 R_L)$$
 (1)

It is critical that the maximum junction temperature  $T_{JMAX}$  of 150°C is not exceeded.  $T_{JMAX}$  can be determined from the power derating curves by using  $P_{DMAX}$  and the PC board foil area. By adding copper foil, the thermal resistance of the application can be reduced from the free air value of  $\theta_{JA}$ , resulting in



higher  $P_{DMAX}$  values without thermal shutdown protection circuitry being activated. Additional copper foil can be added to any of the leads connected to the ft690V/M. It is especially effective when connected to  $V_{DD}$ , GND, and the output pins. Refer to the application information on the ft690V/M reference design board for an example of good heat sinking. If  $T_{JMAX}$  still exceeds 150°C, then additional changes must be made. These changes can include reduced supply voltage, higher load impedance, or reduced ambient temperature. Internal power dissipation is a function of output power.

#### **POWER SUPPLY BYPASSING**

As with any amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. The capacitor location on both the bypass and power supply pins should be as close to the device as possible. Typical applications employ a 5V regulator with  $10\mu F$  tantalum or electrolytic capacitor and a ceramic bypass capacitor which aid in supply stability. This does not eliminate the need for bypassing the supply nodes of the ft690V/M. The selection of a bypass capacitor, especially  $C_B$ , is dependent upon PSRR requirements, click and pop performance, system cost, and size constraints.

#### SHUTDOWN FUNCTION

In order to reduce power consumption while not in use, the ft690V/M contains shutdown circuitry. This shutdown turns the amplifier off when logic low is placed on the SD pin. By switching the shutdown pin to GND, the ft690V/M supply current draw will be minimized in idle mode.

In many applications, a microcontroller or microprocessor output is used to control the shutdown circuitry, which provides a quick, smooth transition to shutdown. Another solution is to use a single-throw switch in conjunction with an external pull-down resistor. This scheme guarantees that the shutdown pin will not float, thus preventing unwanted state changes.

## PROPER SELECTION OF EXTERNAL COMPONENTS

Proper selection of external components in applications using integrated power amplifiers is critical to optimize device and system performance. While the ft690V/M is tolerant of external component combinations, consideration to component values must be used to maximize overall system quality.

The ft690V/M is unity-gain stable which gives the designer maximum system flexibility. The ft690V/M should be used in low gain configurations to minimize THD+N+N values, and maximize the signal to noise ratio. Low gain configurations require

large input signals to obtain a given output power. Input signals equal to or greater than 1Vrms are available from sources such as audio codecs. Besides gain, one of the major considerations is the closed loop bandwidth of the amplifier. To a large extent, the bandwidth is dictated by the choice of external components shown in Figure 1. The input coupling capacitor, C<sub>I</sub>, forms a first order high pass filter which limits low frequency response. This value should be chosen based on needed frequency response for a few distinct reasons.

#### SELECTION OF INPUT CAPACITOR SIZE

Large input capacitors are both expensive and space hungry for portable designs. Clearly, a certain sized capacitor is needed to couple in low frequencies without severe attenuation. But in many cases the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 100Hz to 150Hz. Thus, using a large input capacitor may not increase actual system performance.

In addition to system cost and size, click and pop performance is effected by the size of the input coupling capacitor,  $C_{\rm l.}$  A larger input coupling capacitor requires more charge to reach its quiescent DC voltage (nominally 1/2  $V_{\rm DD}$ ). This charge comes from the output via the feedback and is apt to create pops upon device enable. Thus, by minimizing the capacitor size based on necessary low frequency response, turn-on pops can be minimized.

Besides minimizing the input capacitor size, careful consideration should be paid to the bypa capacitor value. Bypass capacitor, C<sub>B</sub>, is the most critical component to minimize turn-on pops since it determines how fast the ft690V/M turns on. The slower the ft690V/M's outputs ramp to their quiescent DC voltage (nominally 1/2 V<sub>DD</sub>), the smaller the turn-on pop. Choosing C<sub>B</sub> equal to 1.0µF along with a small value of C<sub>1</sub> (in the range of 0.1µF to 0.39µF), should produce a virtually click-less and pop-less shutdown function. While the device will function properly, (no oscillations or motorboating), with C<sub>B</sub> equal to 0.1µF, the device will be much more susceptible to turn-on clicks and pops. Thus, a value of C<sub>B</sub> equal to 1.0µF is recommended in all but the most cost sensitive designs.

#### **AUDIO POWER AMPLIFIER DESIGN**

#### A 1W/8Ω Audio Amplifier

Given:

 Power Output
 1Wrms

 Load Impedance
 8Ω

 Input Level
 1Vrms



Input Impedance

ft690VM DS 2.5

20kΩ

Bandwidth  $100Hz-20kHz \pm 0.25dB$ 

A designer must first determine the minimum supply rail to obtain the specified output power. By extrapolating from the Output Power VS Supply Voltage graphs in the Typical Performance Characteristics section, the supply rail can be easily found.

5V is a standard voltage in most applications, it is chosen for the supply rail. Extra supply voltage creates headroom that allows the ft690V/M to reproduce peaks in excess of 1W without producing audible distortion. At this time, the designer must make sure that the power supply choice along with the output impedance does not violate the conditions explained in the Power Dissipation section.

Once the power dissipation equations have been addressed, the required differential gain can be determined from Equation 2.

$$A_{VD} \ge \sqrt{(P_o R_L)/(V_{IN})} = V_{ORMS}/V_{IRMS}$$
 (2)

$$R_F/R_I = A_{VD}/2$$

From Equation 2, the minimum A<sub>VD</sub> is 2.83; use A<sub>VD</sub> = 3. Since the desired input impedance was  $20k\Omega$ , and with a A<sub>VD</sub> impedance of 2, a ratio of 1.5:1 of R<sub>F</sub> to  $R_I$  results in an allocation of  $R_I$  =  $20k\Omega$  and  $R_F$  =  $30k\Omega$ . The final design step is to address the bandwidth requirements which must be stated as a pair of -3dB frequency points. Five times away from a -3dB point is 0.17dB down from passband response which is better than the required ±0.25dB specified.

 $f_L = 100Hz/5 = 20Hz$ 

 $f_H = 20kHz * 5 = 100kHz$ 

R<sub>I</sub> in conjunction with C<sub>I</sub> create a high-pass filter.

 $C_1 \ge 1/(2\pi^*20k\Omega^*20Hz) = 0.397\mu\text{F}$ ; use  $0.39\mu\text{F}$ 

The high frequency pole is determined by the product of the desired frequency pole, f<sub>H</sub>, and the differential gain,  $A_{VD}$ . With a  $A_{VD}$  = 3 and  $f_H$  = 100kHz, the resulting GBWP = 300kHz which is much smaller than the ft690V/M GBWP of 2.5MHz. This figure displays that if a designer has a need to design an amplifier with a higher differential gain, the ft690V/M can still be used without running into bandwidth limitations.

The ft690V/M is unity-gain stable and requires no external components besides gain-setting resistors, an input coupling capacitor, and proper supply bypassing in the typical application. However, if a closed-loop differential gain of greater than 10 is

required, a feedback capacitor (C<sub>4</sub>) may be needed as shown in Figure 2 to bandwidth limit the amplifier. This feedback capacitor creates a low pass filter that eliminates possible high frequency oscillations. Care should be taken when calculating the -3dB frequency in that an incorrect combination of R<sub>3</sub> and C<sub>4</sub> will cause roll-off before 20kHz. A typical combination of feedback resistor and capacitor that will not produce audio band high frequency roll off is  $R_3 = 20k\Omega$  and  $C_4 = 25pf$ . These components result in a -3dB point of approximately 320kHz.





## **PHYSICAL DIMENSIONS**

## ft690V DFN8 Package



TOP VIEW





SIDE VIEW

|   | MIN.  | NORM. | MAX.  |
|---|-------|-------|-------|
| A | 0.700 | 0.750 | 0.800 |
|   | 0.800 | 0.850 | 0.900 |



## ft690M MSOP8 Package









| REF | MIN  | TYP  | MAX  |
|-----|------|------|------|
| Α   |      | 1.10 |      |
| A1  | 0.05 | 0.10 | 0.15 |
| A2  | 0.78 | 0.86 | 0.94 |
| D   | 2.90 | 3.0  | 3.1  |
| E   | 2.90 | 3.0  | 3.1  |
| HE  | 4.75 | 4.9  | 5.05 |
| L   | 0.4  | 0.55 | 0.7  |
| L1  |      | 0.95 |      |
| b   | 0.22 | 0.30 | 0.38 |
| С   | 0.08 | 0.15 | 0.23 |
| е   |      | 0.65 |      |

NOTES\*: All linear dimensions are in millimeters.



#### IMPORTANT NOTICE

- 1. Disclaimer: The information in document is intended to help you evaluate this product. Fangtek, LTD. makes no warranty, either expressed or implied, as to the product information herein listed, and reserves the right to change or discontinue work on this product without notice.
- 2. LIFE SUPPORT POLICY: FANGTEK'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF FANGTEK INC. As used herein

Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.

A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

- 3. FANGTEK ASSUMES NO LIABILITY FOR INCIDENTAL, CONSEQUENTIAL OR SPECIAL DAMAGES OR INJURY THAT MAY RESULT FROM MISAPPLICATIONS OR IMPROPER USE OR OPERATION OF ITS PRODUCTS
- 4. FANGTEK MAKES NO WARRANTY OR REPRESENTATION THAT ITS PRODUCTS ARE SUBJECT TO INTELLECTUAL PROPERTY LICENSE FROM FANGTEK OR ANY THIRD PARTY, AND FANGTEK MAKES NO WARRANTY OR REPRESENTATION OF NON-INFRINGEMENT WITH RESPECT TO ITS PRODUCTS. FANGTEK SPECIFICALLY EXCLUDES ANY LIABILITY TO THE CUSTOMER OR ANY THIRD PARTY ARISING FROM OR RELATED TO THE PRODUCTS' INFRINGEMENT OF ANY THIRD PARTY'S INTELLECTUAL PROPERTY RIGHTS, INCLUDING PATENTS, COPYRIGHT, TRADEMARK OR TRADE SECRET RIGHTS OF ANY THIRD PARTY.
- 5. THE INFORMATION IN THIS DOCUMENT IS MERELY TO INDICATE THE CHARACTERISTICS AND PERFORMANCE OF FANGTEK PRODUCTS. FANGTEK ASSUMES NO RESPONSIBILITY FOR ANY INTELLECTUAL PROPERTY CLAIMS OR OTHER PROBLEMS THAT MAY RESULT FROM APPLICATIONS BASED ON THE DOCUMENT PRESENTED HEREIN. FANGTEK MAKES NO WARRANTY WITH RESPECT TO ITS PRODUCTS, EXPRESS OR IMPLIED, INCLUDING, BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR USE AND TITLE.
- 6. Trademarks: The company and product names in this document may be the trademarks or registered trademarks of their respective manufacturers. Fangtek is trademark of Fangtek, LTD.

#### CONTACT INFORMATION

Fangtek Electronics (Shanghai) Co., Ltd

Room 503&504, Lane 198, Zhangheng Road, Zhangjiang Hi-tech Park, Pudong Dist.

Shanghai, P.R.China, Postalcode: 201204

Tel:+86-21-61631978 Fax:+86-21-61631981

Website: <a href="www.fangtek.com.cn">www.fangtek.com.cn</a> Email: info@fangtek.com.cn